

# Telink Primary Link Layer User Guide

AN-18103100-E2

Ver.2.0.0

2021/11/30

# Keyword

Primary Link Layer

## Brief

This document presents the guide on the usage of Telink Primary Link Layer, including timing sequence, transmission diagram, and packet format.



Published by

Telink Semiconductor

Bldg 3, 1500 Zuchongzhi Rd, Zhangjiang Hi-Tech Park, Shanghai, China

© Telink Semiconductor

All Rights Reserved

#### Legal Disclaimer

This document is provided as-is. Telink Semiconductor reserves the right to make improvements without further notice to this document or any products herein. This document may contain technical inaccuracies or typographical errors. Telink Semiconductor disclaims any and all liability for any errors, inaccuracies or incompleteness contained herein.

Copyright © 2021 Telink Semiconductor (Shanghai) Co., Ltd.

#### Information

For further information on the technology, product and business term, please contact Telink Semiconductor Company (<a href="www.telink-semi.com">www.telink-semi.com</a>).

For sales or technical support, please send email to the address of:

telinksales@telink-semi.com

telinksupport@telink-semi.com

AN-18103100-E2 1 Ver.2.0.0



# **Revision History**

| Version | Change Description                    | Date    | Author          |
|---------|---------------------------------------|---------|-----------------|
| V1.0.0  | Initial release.                      | 2018/11 | ZFP, Cynthia    |
|         | Added Chapter 3 Transmission Diagram  |         |                 |
| V2.0.0  | Updated Chapter 4 Packet Format       | 2021/11 | mingqian.ouyang |
|         | Deleted TPLL APIs description chapter |         |                 |



# **Contents**

| Revisi | on History                                                   | 2  |
|--------|--------------------------------------------------------------|----|
| Conte  | ents                                                         | 3  |
| 1. O   | Overview                                                     | 4  |
| 2.     | Timing Sequence                                              | 5  |
| 2.1    | PRX Timing Sequence                                          | 5  |
| 2.2    | PTX Timing Sequence                                          | 6  |
| 2.3    | Interrupt Description                                        | 7  |
| 3.     | Transmission Diagram                                         | 9  |
| 3.1    | Normal communication process for ACK with payload            | 9  |
| 3.2    | Normal communication process for empty ACK                   | 9  |
| 3.3    | Single communication process with a lost packet              | 10 |
| 3.4    | Single communication process with a lost ACK packet          | 10 |
| 3.5    | Multiple communication process with max retransmission count | 10 |
| 3.6    | A Classic communication process                              | 11 |
| 4.     | Packet Format                                                | 12 |
| 4.1    | Packet format for PTX TX buffer (payload len=8)              | 12 |
| 4.2    | Packet format for PRX RX buffer (payload len=8)              | 12 |



# 1. Overview

This document presents the guide on the usage of Telink Primary Link Layer, including timing sequence, transmission diagram, and packet format.

AN-18103100-E2 4 Ver.2.0.0



# 2. Timing Sequence

#### 2.1 PRX Timing Sequence

Suppose all RF-related configurations have been completed before PRX RX mode, and RF is triggered to implement reception by writing "0x84" into the register "0xf00".

First, the state machine enters the RX Settle phase, so as to wait for the PLL in the RF RX Settle phase to become stabilized (need at least 85us). The duration (unit: us) of "RX Settle" is configured via the register 0xf04<7:0> and 0xf05<3:0>. After the end of the RX Settle phase, the state machine enters the Actual RX phase.

The Actual RX phase is the actual phase of packet reception, and its duration is configurable.

- ♦ When the register OxfO3<2> is set as 1b'1, the duration of the Actual RX phase is configurable as the RX Time minus the duration of the RX Settle phase. The RX Time (unit: us) is configured via the register OxfOa and OxfOb.
- ♦ When the register OxfO3<2> is cleared, the state machine will stay in the Actual RX phase, until a packet is received to enter the next phase.

When a packet is received in the RX phase, the state machine will judge whether this packet is a repeat packet.

- ♦ If it's a repeat packet, it won't be stored in related register.
- ❖ If it's not a repeat packet, the RF hardware will analyze to get the "NO\_ACK" bit in the Packet Control field of the packet header, and implement the XOR operation for this bit and the local Oxf15<5> bit.

If the XOR operation result is 1, it will consider the peer does not need ACK, so the state machine will return to the RX Settle phase waiting to receive the next packet.

If the XOR operation result is 0, it will consider the peer does need ACK, so the state machine will send an ACK packet to the peer.

When the state machine needs to reply with an ACK, first it waits for the duration of "TX wait", which is configured via the register Oxf0e<7:0> and Oxf0f<3:0> (unit: us). Then the state machine enters the TX Settle phase, so as to wait for the PLL in the TX phase to become stabilized (need at least 112.5us). The duration of the TX Settle phase is configured via the register Oxf04<7:0> and Oxf05<3:0>.

AN-18103100-E2 5 Ver.2.0.0



After the end of the TX Settle phase, the state machine enters the Actual TX phase to send an ACK. The duration of the Actual TX phase is determined by the length of the ACK packet.

After the ACK packet is sent, the state machine waits for the duration of the "RX wait", which is configured via the register Oxf06<7:0> and Oxf07<3:0> (unit: us). Then it returns to the RX Settle phase so as to receive the next packet.

The figure below shows the PRX timing flow of the state machine.



Figure 2-1 PRX timing sequence

#### 2.2 PTX Timing Sequence

Suppose before PTX TX mode all configurations have been completed and TX buffer is filled, and then RF is triggered to implement transmission by writing "0x83" into the register "0xf00".

First the state machine waits for the duration of "TX Settle", which is configured via the register OxfO4<7:0> and OxfO5<3:0>, so as to wait for the PLL in the RF TX Settle phase to become stabilized (need at least 112.5us).

Then the state machine enters the Actual TX phase, so that the RF will send packets over the air. The duration of packet transmission is determined by packet length.

After the end of packet transmission, first the RF state machine will calculate the XOR result of the register 0xf15<5> and 0x404<6>, and then judge whether it needs to wait for the ACK from the peer accordingly.

- ♦ When the XOR result is 1, the state machine will consider it does not need to wait for the ACK from the peer, so that it will end current packet transmission and wait for the next transmission to be triggered.
- ♦ When the XOR result is 0, the state machine will consider it does need to wait for the ACK from the peer. The state machine will wait for the duration of "RX Wait" configured via the register Oxf06<7:0> and Oxf07<3:0> (unit: us), and then switch to the RX mode, so that it can wait for the PRX to switch from RX to TX and respond with ACK.

AN-18103100-E2 6 Ver.2.0.0



The PTX will stay in the RX mode for the duration of "RX Time" configured via the register 0xf0a<7:0> and 0xf0b<3:0> (unit: us), waiting for the peer to respond with ACK.

Note: During the duration of "RX Settle" in the RX mode (configured via OxfOc<7:0> and OxfOd<11:8>, unit: us), the state machine stays in the RX Settle state, so as to wait for the RF PLL to become stabilized (need at lease 85us). During the RX Settle phase, since the RF RX function is not enabled actually, any coming packet cannot be received, i.e. the valid reception period during the RX Time is the Actual RX phase.

If an ACK packet is received in the Actual RX phase, current packet transmission is finished.

If no ACK is received from the peer when the RX Time expires, the PTX will attempt retransmission. First it will judge whether the retry count number reaches the maximum value: if not reached yet, it will implement "retry cnt++". Then it will wait for the duration of "ARD" configured via 0xf10<7:0> and 0xf11<3:0> (Auto Retransmit Delay, unit: us).

Then the state machine waits for the duration of "TX Settle", enters the TX mode, sends packet, waits for the duration of "RX Wait", enters RX, and then waits for ACK. The state machine repeats the flow until the retry count number reaches the maximum value.

The figure below shows the PTX timing flow of the state machine.



Figure 2-2 PTX timing sequence

#### 2.3 Interrupt Description

For the PTX side, the TX interrupt will be triggered every time when it transmits a packet. User can check the flag bit to judge whether the packet is sent successfully.

If the PTX enables ACK, the following two cases apply when the ACK from the PRX is received:

- If the PRX responds with an empty ACK, the PTX will only trigger the TX\_DS interrupt.
- ♦ If the PRX responds with an ACK with Payload, the PTX will generate the RX\_DR and TX\_DS interrupt.

AN-18103100-E2 7 Ver.2.0.0



If the PTX fails to receive any ACK within a specified duration, it will attempt to re-transmit the same packet, until an ACK is received or the retry count number reaches the preset threshold. If the PTX does not receive any ACK after the retry count number reaches the threshold, it will generate the RETRY\_HIT interrupt.

For the PRX side, the RX interrupt will be generated every time when it receives a packet, but RX\_DR interrupt can be generated only when the received packet has a correct CRC result and Payload\_Len is unequal to zero. If it's the mode of ACK with Payload, the TX\_DS interrupt will be generated starting from the reception of the second packet.

If PRX enables ACK, it generates TX and RX interrupts but does no generate RX\_DR interrupt in a transmission. The reasons may be as follows:

- ♦ It receives a packet which has a error CRC result.
- ♦ It receives a empty packet that payload len is equal to zero.
- ♦ It receives a packet with the same pid as the previous packet.

#### Notes:

- Both PTX and PRX will generate INVALID\_PID interrupt when the received packet which pid is neither local\_pid nor local\_pid + 1. PTX\PRX will generate CRC\_2 interrupt when it receives two packets with wrong CRC result continuously.
- The PRX can be configured to receive packets continuously or only within a specified duration. If the PRX is configured to receive packets within the specific duration, and it fails to receive any packet within this duration, it will generate the RX\_TIMEOUT interrupt.

AN-18103100-E2 8 Ver.2.0.0



# 3. Transmission Diagram

## 3.1 Normal communication process for ACK with payload

ACK Receive Transmit packet finished Note: Normally, the PID rotates between IRQ: RX, RX\_DR, TX\_DS IRQ: TX 0 and 3. It means that when the PID increases to 3, it will flip back to 0. TX:PID = 0TX:PID = 1 TX:PID = 2 PTX RX . . . . . . . . TX\_SETTLE RX\_WAIT + RX\_SETTLE **PRX** RX ACK:PID = 0 ACK:PID = 1 Local\_pid: 0 Local\_pid: 3 receive\_pid: 0 Local\_pid: 1 receive\_pid: 1 receive\_pid: 2 Receive Packet Receive 2nd Packet Transmit packet finished IRQ: RX, RX DR IRQ: RX, RX DR, TX DS IRQ: TX

Figure 3-1 Normal communication process for ACK with payload

## 3.2 Normal communication process for empty ACK



Figure 3-2 Normal communication process for empty ACK

AN-18103100-E2 9 Ver.2.0.0



## 3.3 Single communication process with a lost packet

Transmit packet finished IRQ: TX

RX\_WAIT + RX\_SETTLE

TX\_SETTLE

TX\_PID = 0

RX

TX:PID = 0

RX

TX:PID = 0

RX

ACK:PID = 0

RX

Receive Packet IRQ: RX, RX\_DR

Figure 3-3 Single communication process with a lost packet

## 3.4 Single communication process with a lost ACK packet



Figure 3-4 Single communication process with a lost ACK packet

## 3.5 Multiple communication process with max retransmission count

In this scene, preset ARC is 2. If PTX does not receive any ACK after the retry count number reaches the threshold (ARC=2), it will generate the **RETRY\_HIT** interrupt.

AN-18103100-E2 10 Ver.2.0.0



Rx Timeout and PTX generates RETRY\_HIT interrupt Transmit packet finished Reitransmit Packet PID=0 Rx\_Timeout but lost in air again IRQ: TX RX WAIT + RX SETTLE TX SETTLE TX:PID = 0RX  $TX \cdot PID = 0$ PTX RX TX:PID = 0RX ACK:PID = 0 ACK:PID = 0 PRX Receive Packet Send ACK Packet but

Figure 3-5 Multiple communication process with max retransimission count

## 3.6 A Classic communication process

During communication, the transceiver as will have a situation that generates TX and RX interrupts, but does not generate RX\_DR interrupts. The reasons for this appearance is non-uniqueness and it is caused by following issues mainly:

- ♦ Receives a packet with a wrong CRC result.
- ♦ Receives a packet without payload(payload\_len = 0).
- ♦ Receives packet's pid as same as local pid

ACK Receive Transmit packet finished IRQ: RX, RX DR, TX DS Scene3: ptx sends the same IRQ: TX pid in continous packets RX WAIT + RX SETTLE TX\_SETTLE TX:PID = 0RX TX:PID = 1RX TX:PID = 1PTX Scene1: The packet' s CRC result is wrong Scene2: The packet'  $payload_len = 0$ ACK:PID = 0 ACK:PID = 1 **PRX** RX RX RX Local pid: 0 Local\_pid: 3 receive\_pid: 0 Local\_pid: 1 receive\_pid: 1 receive\_pid: 1 Receive Packet Receive invalid Packet as Transmit packet finished Receive abnormal Packets with IRQ: TX IRQ: RX, RX DR the same pid as local\_pid IRQ: RX, RX DR IRQ: RX, RX DR

Figure 3-6 A classic communication process

Notes: Normally, Telink PTX will send continuous packet with the same pid only when a ack packet is lost.

AN-18103100-E2 11 Ver.2.0.0



#### 4. Packet Format

## 4.1 Packet format for PTX TX buffer (payload len=8)

#### Example:

#### Description for packet data:

```
    tx_packet[0] : tx packet length (payload length +1)

    tx_packet[1] : 0x00

    tx_packet[2] : 0x00

    tx_packet[3] : 0x00

    tx_packet[4] : payload length

    tx_packet[5] : data[0]

    ...
```

## 4.2 Packet format for PRX RX buffer (payload len=8)

#### Example:

#### Description for packet data:

♦ rx\_packet[0]: 0x13 (total number of bytes received and transferred to rx dma)



- rx\_packet[2]: 0x00
- → rx\_packet[4]: bit[5:0] payload length, bit[7:6] pid
- rx\_packet[6]: data[1]
- rx\_packet[7]: data[2]
- rx\_packet[5 + length -1] : data[length -1]
- ↑ rx\_packet[5 + length + 1] : CRC(1)
- rx\_packet[5 + length + 2] : TimeStamp\_Byte[0]
- ↑ rx\_packet[5 + length + 3] : TimeStamp\_Byte[1]
- rx\_packet[5 + length + 4] : TimeStamp\_Byte[2]
- ↑ rx\_packet[5 + length + 5] : TimeStamp\_Byte[4]